A UNIFIED DECOMPOSITION APPROACH FOR FAULT LOCATION IN LARGE ANALOG CIRCUITS A.E. Salama, J.A. Starzyk\* and J.W. Bandler Simulation Optimization Systems Research Laboratory and Department of Electrical and Computer Engineering McMaster University, Hamilton, Canada L&S 4L7 ### 1. Abstract In this paper, a new technique for analognetwork fault analysis is described. The technique is based mainly on the utilization of network decomposition as well as logical analysis in isolating the faults. The technique is applicable to large networks and closely satisfies proposed criteria for fault analysis methods. ### 2. Introduction This paper addresses itself to the problem of fault location in analog circuits. We present a new simulation-after-test method for fault location with the computations and measurements kept to acceptable practical bounds [1]. A nodal decomposition of the network into smaller uncoupled subnetworks is carried out. The measurement nodes must include the nodes of decomposition. The voltage measurements are employed to isolate the faulty subnetworks. Utilizing the incidence relations between subnetworks and KCL we develop necessary and almost sufficient conditions for a subnetwork or a group of subnetworks to be fault free. Logical analysis of the results of these tests is carried out to identify faulty subnetworks. After localizing the faults to the subnetwork level, we identify the faulty elements or faulty regions [2] inside the faulty subnetwork using fault verification techniques [3]. The effect of tolerances on the nonfaulty elements is handled by utilizing the weighted-least-squares criterion for solving under-determined systems of equations. The criterion has a significant probabilistic implication. ## 3. Network Decomposition and Logical Analysis In the pre-test stage we perform a nodal decomposition of the network. This results in subnetworks connected by the nodes of decomposition. There should be no mutual coupling between any two subnetworks and the nodes of decomposition should be chosen from the set where voltage measurements can be performed. Testing conditions are applied to identify the nonfaulty subnetworks. The application of testing conditions is referred to as a test. The outcome of a test is classified simply as pass or fail. The test passes if and only if all subnetworks involved in the test are fault free. The test fails if and only if at least one of these subnetworks is faulty. The results of different tests are analyzed to identify the faulty and nonfaulty subnetworks. Logical functions are utilized for this purpose. Every subnetwork has associated with it a logical variable $\sigma$ which takes the value 1 if the subnetwork is good and 0 if it is faulty. Every logical test function (LTF) is equal to the complete product of variables $\sigma_{\rm c}$ if the test is a pass $$I_{J_{t}} \stackrel{\Delta}{=} \sigma_{j_{1}} n \sigma_{j_{2}} n \dots n \sigma_{j_{k}}, \quad (1a)$$ where $$J_{t} \stackrel{\Delta}{=} \{j_{1}, j_{2}, ..., j_{k}\},$$ (1b) $j_{\uparrow}$ refers to the $j_{\uparrow}$ subnetwork and k is the number of subnetworks involved in the test, or the complete union of complemented variables $\bar{\sigma}_{\uparrow}$ $$T_{j_{t}} \stackrel{\Delta}{=} \overline{\sigma}_{j_{1}} u \overline{\sigma}_{j_{2}} u \dots u \overline{\sigma}_{j_{k}}$$ (1e) if the test is a fail. A logical diagnostic function (LDF) is given by where the first g LTFs correspond to successful tests and $\ell$ is the total number of tests. In the LDF, the subnetworks which are represented by $\overline{\sigma}_j$ are faulty and those which are represented by $\sigma_j$ are nonfaulty. If a subnetwork is not represented in the LDF we assume nothing about its status: more tests are necessary. # 4. Application of Testing Conditions to Subnetworks In this section we give necessary and almost sufficient conditions for a subnetwork or group of subnetworks to be fault-free. The conditions are based on invoking KCL and the topological relations. For analog circuits the effect of two independent faults is highly unlikely to cancel at the measurement nodes. We adopt this reasonable heuristic [4]. The input-output relation for a subnetwork $S_{i}$ , that is connected to the rest of the network by $m_{i}\,\,+\,\,1$ external nodes, is given by where $\phi_i$ is the vector of subnetwork parameters and the cardinality of i, h, h and v is $m_i$ . $S_i$ is assumed to be connected. Let $$M_{i} = M_{i\alpha} u M_{i\beta} u M_{i\gamma} u M_{i\delta}, \qquad (3)$$ where $\mathbf{M}_{i}$ is the set of nodes where both voltages and currents are known, $\mathbf{M}_{i,\beta}$ is the set of nodes This work was supported by the Natural Sciences and Engineering Research Council of Canada under Grant A7239. $<sup>^{\</sup>pm}$ J.A. Starzyk is now with Ohio University, Athens, OH 45701. where only voltages are known, M is the set of nodes where only currents are known, M is the set of nodes where neither currents nor voltages are known and M is the set of m nodes. Accordingly we may write (2) as $$\frac{M_{i\alpha}}{i} = \frac{M_{i\alpha}}{n} (\underbrace{v}^{M_{i\alpha}}, \underbrace{v}^{M_{i\beta}}, \underbrace{v}^{M_{i\gamma}}, \underbrace{v}^{M_{i\delta}}, \underbrace{\varrho_{i}}), (4a)$$ $$\underbrace{\dot{\mathbb{L}}^{M_{\dot{1}\beta}} = \dot{\mathbb{L}}^{M_{\dot{1}\beta}} (\dot{\mathbb{L}}^{M_{\dot{1}\alpha}}, \dot{\mathbb{L}}^{M_{\dot{1}\beta}}, \dot{\mathbb{L}}^{M_{\dot{1}\gamma}}, \dot{\mathbb{L}}^{M_{\dot{1}\delta}}, \dot{\mathbb{L}}^{1\delta}}_{,\dot{\mathbb{L}}^{3}}), (4b)}$$ $$\underset{i}{\overset{M}{\stackrel{}}{\stackrel{}}}{\stackrel{}{\stackrel{}}{\stackrel{}}} = \underset{h}{\overset{M}{\stackrel{}}{\stackrel{}}}{\stackrel{}}{\stackrel{}} (\underset{v}{\overset{M}{\stackrel{}}{\stackrel{}}}{\stackrel{}} ,\underset{v}{\overset{M}{\stackrel{}}{\stackrel{}}}{\stackrel{}} ,\underset{v}{\overset{M}{\stackrel{}}{\stackrel{}}}{\stackrel{}},\underset{v}{\overset{M}{\stackrel{}}{\stackrel{}}}{\stackrel{}},\underset{\psi_{i}}{\stackrel{}}), \quad (4c)$$ $$\frac{M_{i\delta}}{i} = \frac{M_{i\delta}}{m} \frac{M_{i\alpha}}{(y_{i\alpha}, y_{i\beta}, y_{i\gamma}, y_{i\delta}, y_{i\delta}, y_{i\delta})} . (4e)$$ If the cardinality of the set M is greater than the cardinality of the set M i $_{i}$ , i $_{i}$ .e., m $_{i}$ $_{\alpha}$ > m $_{i}$ $_{\delta}$ , a necessary condition for the subnetwork S $_{i}$ to be fault free is that (4a) and (4c) constitute a consistent system of overdetermined equations with $\varphi_{i}$ assuming nominal values $\varphi_{i}$ . We refer to this condition as the internal-self-testing condition (ISTC). When all the voltages of M $_i$ are known and m $_{i\,\alpha}$ is greater than or equal to one, we can state the following stronger result. #### 4.1 Lemma 1: Self-Testing Condition (STC) A necessary and almost sufficient condition for a connected subnetwork S $_i$ with m $_i+1$ external nodes that do not decompose it further, m $_i \geq 1$ and m $_{i\,\gamma}$ = m $_{i\,\delta}$ = 0 to be fault-free is that Normally, the voltages of the m, nodes are directly measured. The currents in (5) are not directly measured since it is difficult to do so practically except when they represent the input excitation to the whole network. The application of KCL and topological relations overcomes this difficulty. The currents are not measured: they are computed using the nominal parameter values together with the measured voltages, then KCL is invoked. ### 4.2 Lemma 2: Mutual-Testing Condition (MTC) A necessary and almost sufficient condition for subnetworks $S_i$ , i $\epsilon$ $J_t$ , that are incident on the node c to be fault-free is that $$\sum_{i \in J_{\pm}} h_{c}^{M_{i}} (y_{c}^{M_{i}}(t), y_{i}^{0}) = 0 \ \forall t, \tag{6}$$ i.e., the currents incident to the common node c computed using the measured voltages and nominal parameter values should satisfy KCL. ## 4.3 Lemma 3: Generalized-Mutual-Testing Condition (GMTC) Let $E_i$ , $i \in J_t$ , denote some external nodes of the subnetwork S<sub>i</sub>. Each subnetwork S<sub>i</sub> is connected and has m<sub>i</sub>+1 nodes that do not decompose it further, E<sub>i</sub> c M<sub>i</sub>. If the currents incident to E<sub>i</sub>, i $\varepsilon$ J<sub>t</sub>, form a cut set, then a necessary and almost sufficient condition for these subnetworks to be fault-free is that $$\sum_{\substack{i \in J_t \\ k \in E_i}} \sum_{k \in E_i}^{M_i} (\underbrace{v}_{k}^{M_i}(t), \underbrace{v}_{i}^{0}) = 0 \ \forall \ t \ . \ (7)$$ ### 5. Tolerance Considerations For small tolerances the first-order approximation can be utilized to describe the changes in the network response. Accordingly, we may write (5) as $$\Delta_{i}^{M_{i\alpha}} \stackrel{\Delta}{=} \underbrace{i}^{M_{i\alpha}}(t) - \underbrace{h}^{M_{i\alpha}}(\underbrace{v}^{M_{i\alpha}}, \underbrace{\phi_{i}^{0}}) \quad (8a)$$ $$= \underbrace{p}_{i-1} \frac{\partial \underline{h}^{M_{i\alpha}}}{\partial \phi_{i,i}} \Delta \phi_{i,j}, \quad (8b)$$ where p is the number of subnetwork parameters. At a certain instant t of time, (8) is an underdetermined system of linear equations in the variables $\Delta \phi_i$ . The weighted-least-squares solution of (8) is the conditional expected value of the parameters $\Delta \phi$ , [5], i.e., $$\Delta \phi_{i} = E \left[\Delta \phi_{i} + \Delta i^{i\alpha}(t_{o})\right], \qquad (9)$$ where E denotes the expectation. Using the probabilistic interpretation we can have a measure of how far (5) is satisfied under the variations caused by the tolerances. If any component of the computed vector $\Delta \psi_i$ from (9) significantly exceeds its tolerance value we consider the test is unsuccessful. The effect of tolerances on condition (6) and (7) is treated in a similar way. ### Fault Location Inside Faulty Subnetworks Further diagnosis is usually necessary to identify faulty elements or at least the faulty region inside a faulty subnetwork. For small subnetworks with few elements, a search for the faulty elements inside the subnetwork is feasible, since the number of different combinations to be considered is very few. For relatively larger subnetworks, we first apply the internal-self-testing condition to find a smaller region inside the subnetwork that contains the faulty elements [6]. The directory approach could be incorporated at this stage by considering faulty models for a prespecified set of possible faulty elements. ## 7. Examples Here, we consider the application of the method to a nonlinear video amplifier circuit. The circuit is decomposed into 8 subnetworks using nodes 1, 2, 5, 7 and 10 as the decomposition nodes. The circuit in decomposed form is shown in Fig. 1. DC testing is considered. The nominal values and operating conditions are given in [7]. Different fault situations have been simulated. In this paper, we represent the case when $\mathbf{Q}_3$ is faulty. The measurement voltages are Fig. 1 The video amplified example in decomposed form. $V_1$ = 26.1850 V, $V_2$ = 11.6790 V, $V_5$ = 10.8809 V, $V_7$ = 10.8599 V, and $V_{10}$ = 10.1296 V. Table I gives the results when all good elements are kept at nominal. Table II gives the results when the good elements are allowed to vary within $\pm$ 10%. TABLE I CASE 1 - Q<sub>3</sub> FAULTY | Computed Currents | Diagnosis | Test | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------| | $I_2^2 = 4.7437 \text{ mA}$ $I_1^3 = 13.9057 \text{ mA}$ $I_2^3 = -4.7437 \text{ mA}$ $I_2^3 = -9.1620 \text{ mA}$ $I_5^4 = 9.0675 \text{ mA}$ $I_5^5 = 5.8736 \text{ mA}$ | o 14 5 6 | T <sub>23</sub> T <sub>3567</sub> T <sub>3456</sub> T <sub>58</sub> T <sub>69</sub> | | $I_{1} = 5.8736 \text{ mA}$ $I_{5} = 0.0593 \text{ mA}$ $I_{7} = -5.9329 \text{ mA}$ $I_{1} = 3.0389 \text{ mA}$ $I_{1} = 3.0389 \text{ mA}$ $I_{1} = -3.0696 \text{ mA}$ $I_{1} = -23.2685 \text{ mA}$ $I_{7} = 6.3882 \text{ mA}$ $I_{9} = 3.0696 \text{ mA}$ | 12 + 11 + 17 + 15<br>+ I <sup>9</sup> <sub>10</sub> = 0 | <sup>T</sup> 24789 | logical diagnostic function $D_6 = (\sigma_2 \ n \ \sigma_3) \ n \ (\overline{\sigma}_3 \ u \ \overline{\sigma}_5 \ u \ \overline{\sigma}_6 \ u \ \overline{\sigma}_7) \ n \ (\overline{\sigma}_3 \ u \ \overline{\sigma}_4 \ u \ \overline{\sigma}_5 \ u \ \overline{\sigma}_6) \ n \ (\overline{\sigma}_5 \ u \ \overline{\sigma}_8)$ $n \ (\sigma_6 \ n \ \sigma_9) \ n \ (\sigma_2 \ n \ \sigma_7 \ n \ \sigma_8 \ n \ \sigma_4 \ n \ \sigma_9) = \sigma_2 \ n \ \sigma_3$ $n \ \sigma_4 \ n \ \overline{\sigma}_5 n \ \sigma_6 \ n \ \sigma_7 \ n \ \sigma_8 \ n \ \sigma_9$ . result: $S_5$ is the only faulty subnetwork ### 8. Conclusions The method is applicable to linear and nonlinear networks and is capable of isolating TABLE II CASE 2 - Q<sub>3</sub> FAULTY WITH TOLERANCES ON NONFAULTY ELEMENTS | Tests | Maximum Percentage<br>Deviation | Diagnosis | |--------------------|---------------------------------|-----------| | T <sub>23</sub> | 1.983 | Pass | | <sup>T</sup> 3567 | 51.44 | Fail | | T <sub>3456</sub> | 26.99 | Fail | | T <sub>58</sub> | 70.82 | Fail | | T <sub>69</sub> | 0.878 | Pass | | T <sub>24789</sub> | 8.96 | Pass | logical diagnostic function D $_6$ = T $_{23}$ n T $_{3567}$ n T $_{3456}$ n T $_{58}$ n T $_{69}$ n T $_{24789}$ = $\sigma_2$ n $\sigma_3$ n $\sigma_4$ n $\overline{\sigma}_5$ n $\sigma_6$ n $\sigma_7$ n $\sigma_8$ n $\sigma_9$ result: $S_5$ is the only faulty subnetwork faulty subnetworks, and consequently faulty elements, very efficiently. In applying the method to linear networks we usually follow a hierarchical decomposition approach. This usually results in a systematic way of expediting the testing and with savings in measurements and computations [6]. ### 9. References - [1] R. Saeks, "Criteria for analog fault diagnosis", <u>Proc. European Conf. Circuit Theory and Design</u> (The Hague, Netherlands, 1981), pp. 75-78. - [2] J.A. Starzyk and J.W. Bandler, "Location of fault regions in analog circuits", Faculty of Engineering, McMaster University, Hamilton, Canada, Report SOC-285, 1981. - [3] R.M. Biernacki and J.W. Bandler, "Multiple-fault location of analog circuits", IEEE Trans. Circuits and Systems, vol. CAS-28, 1981, pp. 361-367. - [4] C.-C. Wu, K. Nakajima, C.-L. Wey and R. Saeks, "Analog fault diagnosis with failure bounds". IEEE Trans. Circuits and Systems, vol. CAS-29, 1982, pp. 277-284. - [5] W.J. Hankley and H.M. Merrill, "A pattern recognition technique for system error analysis", <u>IEEE Trans. Reliability</u>, vol. R-20, 1971, pp. 145-153. - [6] A.E. Salama, "Fault analysis and parameter tuning in analog circuits", Ph.D. Thesis, McMaster University, Hamilton, Canada, 1983. - [7] N. Navid and A.N. Willson, Jr., "A theory and an algorithm for analog circuit fault diagnosis", IEEE Trans. Circuits and Systems, vol. CAS-26, 1979, pp. 440-457.